# Coherent 400G OpenZR+ QSFP-DD DCO Product Specification #### Record of Version change: | Date | Version | Flag | Changes | Editor | Auditor | Approver | |------------|---------|------|---------------|----------------|---------|----------| | 2022/02/20 | V1.0 | New | First Version | Xiangbiao.Meng | | Alex.Xia | | | | | | | | | | | | | | | | | ## Note for column of Flag: New First writing of documents.The document is rewritten for the main purpose of adding new content. Add Modify — The document is rewritten for the main purpose of modifying the error. Upgrade — The whole document has been upgraded, designed to a larger change. ## Contents | 1. Introduction | 4 | |-------------------------------------------------|----| | 1.1 Typical Application | 5 | | 1.2 Module Description | 5 | | 1.3 Path Description | 5 | | 2. Module Configuration | 6 | | 2.1 Host Interface | 6 | | 2.2 Media Interface | 6 | | 3. Product Specifications | 7 | | 3.1 Absolute Maximum Ratings | 7 | | 3.2 Operating Condition | 7 | | 3.3 Electrical Specifications | | | 3.3.1 Power Supply | 8 | | 3.3.2 Hardware Control and Status Pins | 8 | | 3.3.3 Management Interface | | | 3.4 High Speed Electrical Specifications | 11 | | 3.4.1 Loopback | 12 | | 3.5 Optical Specifications | 13 | | 3.5.1 Optical Transmitter Specifications | 13 | | 3.5.2 Optical Receiver Specifications | 14 | | 4. Mechanical Specifications | 15 | | 4.1 Mechanical Overview & Dimensions | | | 4.1.1 Insertion, Extraction and Retention Force | 15 | | 4.2 Host Electrical Connector & Pin Assignments | 16 | | 5. Regulatory Specifications | 19 | | 5.1 EMI, EMC and ESD Specification | 19 | | 5.2 Laser Safety | 19 | | 6. Order Information | 20 | | 7. Contact Information | 20 | | References | 21 | | Abbreviations and Acronyms | 22 | ## List of Table | Table 1: | Host Interfaces | 6 | |-----------|--------------------------------------------|----| | Table 2: | Media Interface | 6 | | Table 3: | Absolute Maximum Ratings | 7 | | Table 4: | Operating Condition | 7 | | Table 5: | Power Supply Specifications | 8 | | Table 6: | Low Speed Control and Sense Signals | 10 | | Table 7: | Electrical Characteristics for Transmitter | 11 | | Table 8: | Electrical Characteristics for Receiver | 12 | | | Optical Transmitter Specifications | | | Table 10: | Optical Receiver Specifications | 14 | | Table 11: | Insertion, Extraction and Retention Forces | 15 | | Table 12: | Pad Function Definition | 17 | | Table 13: | EMI, EMC and ESD Specification | 19 | | Table 14: | Part number of product | 20 | ## List of Figure | Figure 1: | Functional Diagram of Module | 5 | |-----------|-----------------------------------|---| | _ | Module Loopback Orientation. | | | _ | QSFP-DD Module Mechanical drawing | | | _ | Module pad layout | | ## 1. Introduction This document describes the product specifications for 400G OpenZR+ QSFP-DD DCO modules based on DP-16QAM supporting extended C-band, polarization diversity coherent detection and advanced electronic link equalization. Chromatic dispersion compensation can be applied to the receive side of the demodulator. This module is managed utilizing the Two Wire Interface that is specified in the Common Management Interface Specification (CMIS). The module has following system performance and features: - 1. Support Flex-grid channel spacing DWDM in C-band - 2. Support Client-side Interfaces: 1\*400GAUI-8/4\*100GAUI-2 - 3. Support Line-side DP-16QAM with oFEC(OpenZR+) - 4. Standard QSFP-DD Type 2 form factor - 5. 76pin QSFP-DD MSA compliant connector - 6. Compliant to CMIS 5.0 - 7. Compliant to OIF Implementation Agreement for Coherent CMIS, Rev 01.1 - 8. OpenZR+ Specifications, version 1.0, 4 September 2020 - 9. RoHS compliant #### 1.1 Typical Application The application field of the module is widely used from short haul (ZR) to Metro(MR) interconnects. As shown in figure 1, it is comprised of high-data lanes, a single 3.3V power supply, an IIC interface for module control and status report, and dedicated alarm and control pins (not shown on the figure 1). Figure 1: Functional Diagram of Module #### 1.2 Module Description The module uses a 76-pin QSFP-DD MSA QSFP-DD Hardware Specification connector for all electrical interfaces with the host card, whereas the optical interfaces on the line side are provided through the optical receptacles on the QSFP-DD. The module can be portioned into three functional parts: TX path, RX path and Control & Power block. #### 1.3 Path Description The host interface is comprised of a total of 8 high-speed SerDes lanes. This allows module to support two interfaces for 400G application: an independent double 4-Lane mode client interfaces (for 1\*400GbE application) and four independent double lane mode client interfaces (for 4\*100GbE application). # 2. Module Configuration #### 2.1 Host Interface The module support for wide applications with Host interfaces: 400GAUI-8/100GUI-2. The Host interface conform to existing protocol standards and operate over standard physical layer specifications. The Host interface signaling conform to existing protocol and electrical standards as defined by IEEE 802.3TM-2018. The Host Interface compliant to very short reach high speed chip-to-module electrical interface CEI-56G-VSR-PAM4 for PAM4 coding. **Table 1: Host Interfaces** | Id | <b>Host Interface</b> | Application Data Rate | Lane Count | Lane Signaling Rate | Modulation | |----|-----------------------|-----------------------|------------|--------------------------------|------------| | 1 | 1*400GAUI-8 | 425.00 Gb/s | 8 | 26.5625 GBaud<br>(+/- 100 ppm) | PAM4 | | 2 | 4*100GAUI-2 | 4*106.25 Gb/s | 8 | 26.5625 GBaud<br>(+/- 100 ppm) | PAM4 | #### 2.2 Media Interface The media interface utilizes DP-16QAM modulation, polarization diversity coherent detection, and advanced electronic link equalization with chromatic dispersion and differential group delay compensation. The termination, mapping and/or aggregation of this signal is into an internal OpenZR+ frame structure. The OpenZR+ frame structure is then adapted to the oFEC engine and DSP framed for transmission over the coherent media Interface. **Table 2: Media Interface** | Id | Application Bit Rate | Baud Rate | Modulation | FEC | |----|----------------------|----------------|------------|------| | 1 | 481.108374 Gb/s | 60.1385468 GBd | DP-16QAM | oFEC | # 3. Product Specifications ## 3.1 Absolute Maximum Ratings The absolute maximum ratings given in the table below define the damage thresholds. Hence, the component shall withstand the given limits without any irreversible damage. **Table 3: Absolute Maximum Ratings** | Id | Parameter | | Max | Unit | Note | |----|---------------------------------------|------|------|------|---------------| | 1 | Storage Temperature | -40 | 85 | °C | | | 2 | Storage Humidity (Relative) | _ | 85 | % | no-Condensing | | 3 | Case Temperature | 0 | 75 | °C | | | 4 | Operating Humidity (Relative) | - | 85 | % | no-Condensing | | 5 | Short term Operating Case Temperature | | 80 | °C | <24 hours | | 6 | Power Supply Absolute Range | -0.3 | 3.63 | V | | | 7 | RX Optical Maximum Input Power | - | 10 | dBm | | ## 3.2 Operating Condition The operating condition given in the table below. **Table 4: Operating Condition** | Id | Parameter | Min | Max | Unit | Note | |----|-------------------------------|-------|-------|------|---------------| | 1 | Operating Case Temperature | 0 | 70 | °C | | | 2 | Operating Humidity (Relative) | _ | 85 | % | no-Condensing | | 3 | Power Supply Operating Range | 3.135 | 3.465 | V | | | 4 | RX Optical Input Power | - | 0 | dBm | | ## 3.3 Electrical Specifications #### 3.3.1 Power Supply The 400G OpenZR+ QSFP-DD DCO is a Power Class 8 module. In order to avoid exceeding the host system power capacity, upon hot-plug, power cycle or reset, all QSFP-DD modules shall power up in Low Power Mode if LPMode is asserted. If LPMode is not asserted the module will proceed to High Power Mode without host intervention. Specification values for maximum instantaneous, sustained and steady state currents at each power class are given in table 5. The power supply requirements are specified in the table below. **Table 5: Power Supply Specifications** | Id | Parameter | Min | Тур. | Max | Unit | Note | |----|------------------------------|-------|------|-------|-------|------| | 1 | 3.3V DC Power Supply Voltage | 3.135 | 3.3 | 3.465 | V | | | 2 | 3.3V DC Power Supply Current | | | 7 | A | | | 3 | Power Dissipation | | | 21 | W | | | 4 | Low Power Consumption | | | 1.5 | W | | | 5 | Module Inrush Current | | | 100 | mA/us | | | 6 | Turn-off Current | -100 | | | mA/us | | | 7 | Power Supply Noise | | | 25 | mV | | #### 3.3.2 Hardware Control and Status Pins In addition to the 2-wire serial interface the module has the following low speed signals for control and status: - ModSelL - ResetL - LPMode - ModPrsL - IntL - ePPS #### 3.3.2.1 ModSelL The ModSelL is an input signal that shall be pulled to Vcc in the QSFP-DD module. When held low by the host, the module responds to 2-wire serial communication commands. The ModSelL allows the use of multiple QSFP-DD modules on a single 2-wire interface bus. When ModSelL is "High", the module shall not respond to or acknowledge any 2-wire interface communication from the host. In order to avoid conflicts, the host system shall not attempt 2-wire interface communications within the ModSelL de-assert time after any QSFP-DD modules are deselected. Similarly, the host must wait at least for the period of the ModSelL assert time before communicating with the newly selected module. The assertion and de-asserting periods of different modules may overlap as long as the above timing requirements are met. #### 3.3.2.2 ResetL The ResetL signal shall be pulled to Vcc in the module. A low level on the ResetL signal for longer than the minimum pulse length (t\_Reset\_init) initiates a complete module reset, returning all user module setting s to their default state. #### 3.3.2.3 LPMode LPMode is an input signal. The LPMode signal shall be pulled up to Vcc in the QSFP-DD module. LPMode is used in the control of the module power mode. See CMIS Section 6.3.1.3. #### 3.3.2.4 ModPrsL ModPrsL shall be pulled up to Vcc Host on the host board and pulled low in the module. The ModPrsL is asserted "Low" when the module is inserted. The ModPrsL is deasserted "High" when the module is physically absent from the host connector due to the pull-up resistor on the host board. Low speed signaling other than the SCL and SDA interface is based on Low Voltage TTL (LVTTL) operating at Vcc. Vcc refers to the generic supply voltages of VccTx, VccRx, Vcc host or Vcc1. Hosts shall use a pull-up resistor connected to Vcc host on each of the 2-wire interface SCL (clock), SDA (data), and all low speed status outputs. The SCL and SDA is a hot plug interface that may support a bus topology. During module insertion or removal, the module may implement a pre-charge circuit which prevents corrupting data transfers from other modules that are already using the bus. The QSFP-DD low speed electrical specifications are given in table 6. This specification ensures compatibility between host bus masters and the 2-wire interface. Table 6: Low Speed Control and Sense Signals | Id | Parameter | Symbol | Min | Max | Unit | Condition | |----|----------------------------------------|--------|-----------|-----------|------|--------------------------------------------------------------------| | 1 | SCL and SDA | VOL | 0 | 0.4 | V | IOL(max)=3 mA for fast mode, 20 mA for Fast-mode plus | | | aca 1 ap 1 | VIL | -0.3 | Vcc * 0.3 | V | | | 2 | SCL and SDA | VIH | Vcc * 0.7 | Vcc + 0.5 | V | | | 3 | Capacitance for SCL and SDA I/O signal | Ci | | 14 | pF | | | | Total bus capacitive load | Cb | | 100 | pF | For 400 kHz clock rate use 3.0k Ohms Pull-up resistor, max. | | 4 | for SCL and SDA | | | 200 | pF | For 400 kHz clock rate use 1.6k Ohms Pull-up resistor, max. | | _ | LPMode, ResetL, | VIL | -0.3 | 0.8 | V | | | 5 | ModSelL and ePPS | VIH | 2 | Vcc + 0.3 | V | | | 6 | LPMode, ResetL and ModSelL | Iin | | 360 | uA | 0V <vin<vcc< th=""></vin<vcc<> | | 7 | ePPS | Iin | | TBD | uA | 0V <vin<vcc< th=""></vin<vcc<> | | | <b>T</b> . <b>T</b> | VOL | 0 | 0.4 | V | IOL=2.0 mA | | 8 | IntL | VOH | Vcc-0.5 | Vcc + 0.3 | V | 10k Ohms pull-up to Host Vcc | | | | VOL | 0 | 0.4 | V | IOL=2.0 mA | | 9 | ModPrsL | VOH | | | V | ModPrsL can be implemented as a short-circuit to GND on the module | #### 3.3.3 Management Interface #### 3.3.3.1 General Description The management communication interface provides a number of elementary management operations that allow the host to read from or write to byte-sized management registers in the management memory map of the module. There are read and write operations both for single bytes and for contiguous byte sequences. Two types of read operations, either with implicit addressing (read from current address) or with explicit addressing, are supported. The management communication interface distinguishes a master role and a slave role. The host shall be the master and the module shall be the slave. The master initiates all operations that lead to data transfer. Data can be transferred from the master to the slave (in write operations) and from the slave to the master (in read operations). #### 3.3.3.2 Physical Layer The physical layer supporting communication between host and module is the Two Wire serial Interface (TWI). The TWI consists of a clock signal (SCL) and a data signal (SDA). SCL and SDA comprise a 2-wire serial interface between the host and module using the TWI protocol. SCL is defined as the serial interface clock signal and SDA as the serial interface data signal. Both signals are open-drain and require pull-up resistors to +3.3V on the host. The pull-up resistor value shall be 1k ohms to 4.7k ohms depending on capacitive load. Both signals (SCL and SDA) are bidirectional open-collector pins and require an external pull-up to VCC on the host PCB. Activating the line requires pulling it down (wired AND). The total capacitance on the bus should not exceed 400pF. This 2-wire interface supports bus speeds: - Fast mode I2C Fast-mode (Fm) ≤ 400 kbit/s - Fast mode plus I2C Fast-mode Plus (Fm+) ≤ 1 Mbit/s The SDA signal is bi-directional. During binary data transfer, the SDA signal shall transition when SCL is low. SDA transitions when SCL is high are used to mark either the beginning (START) or ending (STOP) of a data transfer. #### 3.4 High Speed Electrical Specifications The transmitter and receiver comply with the CEI-56G-VSR-PAM4 electrical specification (OIF-CEI-04.0). The data lines are AC-coupled and terminated in the module per the following figure from the QSFP-DD MSA. The high-speed signals follow the electrical specifications of CEI-56G-VSR-PAM as defined in OIF-CEI-04.0. The high speed signals consist of 8 transmit and 8 receive differential pairs identified as TX[8:1]p / TX[8:1]n and RX[8:1]p / RX[8:1]n. These signals can be operated in 400GAUI-8 depending on the capability of the host.400GAUI-8 mode provides 8 differential lanes using PAM4 signaling operating at 26.5625 GBaud. This results in 8 lanes of 50Gb/s for a total of 400Gb/s. This mode allows connection to PMD configurations of 400GUAI-8. The following electrical characteristics are defined over the Recommended Operating Environment unless otherwise specified. **Table 7: Electrical Characteristics for Transmitter** | Id | Parameter | | Тур. | Max | Unit | Note | |----|------------------------------------------------|---------------|------|-----|-------|------| | 1 | Signal Rate, each Lane | 26.5625±100pp | | ppm | GBaud | | | 2 | Differential Peak-Peak Input Voltage Tolerance | | | 900 | mVpp | | **Table 8: Electrical Characteristics for Receiver** | Id | Parameter | | Тур. | Max | Unit | Note | |----|------------------------------------------------|----------------|------|-----|-------|------| | 1 | Signal Rate, each Lane | 26.5625±100ppm | | | GBaud | | | 2 | Differential Peak-Peak Input Voltage Tolerance | | 750 | 900 | mVpp | | | 3 | Transition Time, 20% to 80% | | 9.5 | | ps | | #### 3.4.1 Loopback The module support loopback functionality. The host loopback (Loopback ①) and the network loopback (Loopback ②) are shown at bellowing figure 2. For details on controlling the loopback mode, please refer to Reference [2]. In optional loopback, TXn is looped back to RXn, for example TX0+ to RX0+, on both host and media side. Figure 2: Module Loopback Orientation ## 3.5 Optical Specifications All specifications given in this document are End-of-Life numbers and are valid under operating conditions unless specific noted: ## 3.5.1 Optical Transmitter Specifications There are show all Transmitter specifications in the bellow table 9. **Table 9: Optical Transmitter Specifications** | Id | Parameter | Min | Typ. | Max | Unit | Notes | |----|-------------------------------------------|-------|-------|-------|----------|-----------------------------------------------------------------------------------------------------| | 1 | Transmitter Frequency<br>Range | 191.3 | 193.7 | 196.1 | THz | C band 75GHz ITU-T grid. Frequency range over which the specifications hold unless noted otherwise. | | 2 | Laser Frequency Stability | -1.8 | | 1.8 | GHz | Frequency stability relative to ITU grid. | | 3 | Laser Frequency Accuracy | -1.8 | | 1.8 | GHz | | | 4 | Laser Frequency Fine Tuning Range | -6.0 | | 6.0 | GHz | | | 5 | Fine Tuning Resolution | | 100 | | MHz | | | 6 | Channel Tuning Speed | - | | 60 | S | | | 7 | Laser LineWidth | | | 100 | kHz | | | 8 | Transmitter Output Power Range | -10 | | -6 | dBm | | | 9 | Transmitter Laser Disable<br>Time | | | 180 | ms | | | 10 | Output Power Stability | -0.5 | | 0.5 | dB | Difference over temperature, time, wavelength and aging. | | 11 | Output Power Accuracy | -2 | | 2 | dB | Difference between the set value and actual value over aging. | | 12 | Transmitter Turn-up Time from Cold Start | - | | 120 | S | | | 13 | Transmitter OSNR (Inband) | 34 | | - | dB/0.1nm | | | 14 | Transmitter Back<br>Reflectance | - | | -24 | dB | | | 15 | Transmitter Output Power with TX Disabled | - | | -20 | dBm | | | 16 | Transmitter Polarization Dependent Power | - | | 1.5 | dB | Power deference between X and Y polarization | ## 3.5.2 Optical Receiver Specifications Table 10 shows the general receiver specifications. **Table 10: Optical Receiver Specifications** | Id | Parameter | Min | Тур. | Max | Unit | Notes | |----|---------------------------------------|-------|-------|-------|----------|---------------------------------------------------------------------------------------------------| | 1 | Receiver Frequency<br>Range | 191.3 | 193.7 | 196.1 | THz | | | 2 | Input Power Range | -12 | | 0 | dBm | Signal power of the channel at the OSNR Penalty < 0.5dB | | 3 | OSNR Sensitivity | | 22 | 24 | dB/0.1nm | 7 | | 4 | Receiver Sensitivity | | | -20 | dBm | Input power needed to achieve post FEC BER < 1E-15 when OSNR Tolerance > 26dB/0.1nm | | 5 | Los Assert | -24 | | -20 | dBm | | | 6 | Los Hysteresis | 1.0 | | 2.5 | dB | | | 7 | CD Tolerance | 9000 | | | ps/nm | Tolerance to Chromatic Dispersion. | | 8 | PMD Tolerance | 20 | | | ps | Tolerance to PMD with < 0.5 dB penalty to OSNR sensitivity. | | 9 | Peak PDL Tolerance | 3.5 | | | dB | Tolerance to peak PDL with < 1.3 dB penalty to OSNR sensitivity when change in SOP is <=1 rad/ms. | | 10 | Tolerance to Change in SOP | 50 | | - | rad/ms | | | 11 | Input Power Transient Tolerance | -2 | | 2 | dB | Tolerance to change in input power with < 0.5 dB penalty to OSNR sensitivity. | | 12 | Input Power Reading Accuracy | -2 | | 2 | dB | | | 13 | Optical Return Loss | -20 | | | dB | Optical reflectance at Rx connector input. | | 14 | Receiver Turn-up Time from Cold Start | - | | 120 | S | From module reset, with valid optical input signal present. | # 4. Mechanical Specifications ## 4.1 Mechanical Overview & Dimensions The pluggable module fully compliant with the QSFP-DD Type 2 Module Specification, including dimensions and tolerances for the connector, cage and module system. The module shall be designed to be inserted into a host board with a railing system that includes a heat sink. Figure 3: QSFP-DD Module Mechanical drawing #### 4.1.1 Insertion, Extraction and Retention Force Table 11 details the mechanical forces to insert, remove, and retain the module in a standard QSFP-DD card cage. Table 11: Insertion, Extraction and Retention Forces | Id | Parameter | | Max | Unit | Note | |----|------------------|----|-----|------|------| | 1 | Insertion Force | | 90 | N | | | 2 | Extraction Force | | 50 | N | | | 3 | Retention Force | 90 | | N | | ## 4.2 Host Electrical Connector & Pin Assignments The electrical interfaces, including pad assignments for data, control, status and power supplies and host PCB layout requirements, of the module is fully compliant with the QSFP-DD MSA QSFP-DD-Hardware Specification, Rev 5.0. The case of the QSFP-DD module is isolated from the module's circuit ground, GND, to provide the equipment designer flexibility regarding connections between external electromagnetic interference shields and circuit ground, GND, of the module. Figure 4: Module pad layout **Table 12: Pad Function Definition** | Pin # | Logic | Symbol | Description | Plug Sequence | |-------|----------------|----------|-------------------------------------------------------------------------------------|---------------| | 1 | | GND | Ground | 1B | | 2 | CML I | Tx2n | Transmitter Inverted Data Input | 3B | | 3 | CML I | Tx2p | Transmitter Non-Inverted Data Input | 3B | | 4 | | GND | Ground | 1B | | 5 | CM L I | Tx4n | Transmitter Inverted Data Input | 3B | | 6 | CML I | Tx4p | Transmitter Non-Inverted Data Input | 3B | | 7 | | GND | Ground | 1B | | 8 | LVTTL-I | ModSelL | Module Select | 3B | | 9 | LVTTL-I | ResetL | Module Reset | 3B | | 10 | | VccRx | +3.3V Power Supply Receiver | 2B | | 11 | LVCMOS-<br>I/O | SCL | 2-wire serial interface clock | 3B | | 12 | LVCMOS-<br>I/O | SDA | 2-wire serial interface data | 3B | | 13 | | GND | Ground | 1B | | 14 | CML O | Rx3p | Receiver Non-Inverted Data Output | 3B | | 15 | CML O | Rx3n | Receiver Inverted Data Output | 3B | | 16 | GND | Ground | 1B | | | 17 | CML O | Rx1p | Receiver Non-Inverted Data Output | 3B | | 18 | CML O | Rx1n | Receiver Inverted Data Output | 3B | | 19 | | GND | Ground | 1B | | 20 | | GND | Ground | 1B | | 21 | CMLO | Rx2n | Receiver Inverted Data Output | 3B | | 22 | CML O | Rx2p | Receiver Non-Inverted Data Output | 3B | | 23 | | GND | Ground | 1B | | 24 | CML O | Rx4n | Receiver Inverted Data Output | 3B | | 25 | CML O | Rx4p | Receiver Non-Inverted Data Output | 3B | | 26 | | GND | Ground | 1B | | 27 | LVTTL-O | ModPrsL | Module Present | 3B | | 28 | LVTTL-O | IntL | Interrupt | 3B | | 29 | | VccTx | +3.3V Power supply transmitter | 2B | | 30 | | Vcc1 | +3.3V Power supply | 2B | | 31 | LVTTL-I | InitMode | Initialization mode; In legacy QSFP applications, the InitMode pad is called LPMODE | 3B | | 32 | | GND | Ground | 1B | | 33 | CML I | Tx3p | Transmitter Non-Inverted Data Input | 3B | | 34 | CML I | Tx3n | Transmitter Inverted Data Input | 3B | | 35 | | GND | Ground | 1B | | 36 | CM L I | Tx1p | Transmitter Non | 3B | |----|--------|----------|-------------------------------------|----| | 37 | CML I | Tx1n | Transmitter Inverted Data Input | 3B | | 38 | | GND | Ground | 1B | | 39 | | GND | Ground | 1A | | 40 | CML I | Tx6n | Transmitter Inverted Data Input | 3A | | 41 | CML I | Тх6р | Transmitter Non Inverted Data Input | 3A | | 42 | | GND | Ground | 1A | | 43 | CML I | Tx8n | Transmitter Inverted Data Input | 3A | | 44 | CMLI | Tx8p | Transmitter Non | 3A | | 45 | | GND | Ground | 1A | | 46 | | Reserved | For future use | 3A | | 47 | | VS1 | Module Vendor Specific 1 | 3A | | 48 | | VccRx1 | 3.3V Power Supply | 2A | | 49 | | VS2 | Module Vendor Specific 2 | 3A | | 50 | | VS3 | Module Vendor Specific 3 | 3A | | 51 | | GND | Ground | 1A | | 52 | CML O | Rx7p | Receiver Non-Inverted Data Output | 3A | | 53 | CML O | Rx7n | Receiver Inverted Data Output | 3A | | 54 | | GND | Ground | 1A | | 55 | CML O | Rx5p | Receiver Non-Inverted Data Output | 3A | | 56 | CML O | Rx5n | - 2 | 3A | | 57 | | GND | Ground | 1A | | 58 | | GND | Ground | 1A | | 59 | CML O | Rx6n | Receiver Inverted Data Output | 3A | | 60 | CML O | Rx6p | Receiver Non-Inverted Data Output | 3A | | 61 | | GND | Ground | 1A | | 62 | CML O | Rx8n | Receiver Inverted Data Output | 3A | | 63 | CML O | Rx8p | Receiver Non-Inverted Data Output | 3A | | 64 | | GND | Ground | 1A | | 65 | | NC | No Connect | 3A | | 66 | | Reserved | For future use | 3A | | 67 | | VccTx1 | 3.3V Power Supply | 2A | | 68 | | Vcc2 | 3.3V Power Supply | 2A | | 69 | | Reserved | For Future Use | 3A | | 70 | | GND | Ground | 1A | | 71 | CML I | Tx7p | Transmitter Non Inverted Data Input | 3A | | 72 | CML I | Tx7n | Transmitter Inverted Data Input | 3A | | 73 | | GND | Ground | 1A | | 74 | CM L I | Tx5p | Transmitter Non Inverted Data Input | 3A | | 75 | CML I | Tx5n | Transmitter Inverted Data Input | 3A | | 76 | | GND | Ground | 1A | # 5. Regulatory Specifications ## 5.1 EMI, EMC and ESD Specification The module is compliant with the requirements listed in the table below when installed in the host equipment. Table 13: EMI, EMC and ESD Specification | Id | Parameter | Reference | Value | Unit | Note | |-------------------|--------------|---------------------|-------|------|---------------------| | | | | 8 | kV | Contact Discharge | | 1 ESD Immunity | | IEC 61000-4-2 | 15 | kV | Air Discharge | | | | | 1 | kV | High-Speed Contacts | | 2 ESD (HBM model) | | JEDEC JESD22-A114-B | 2 | kV | Other pins | | 3 | EMC Immunity | IEC 61000-4-3 | | | | | 4 | EMI Emission | FCC Class B | | | | ## 5.2 Laser Safety This is a Class 1 Laser Product according to IEC 60825-1:2007. This product complies with 21 CFR 1040.10 and 1040.11 except for deviations pursuant to Laser Notice No. 50, dated (June 24, 2007). Don't directly look into the transmitter fiber connector at any time while the module is in operation. ## 6. Order Information The part number of 400G OpenZR+ QSFP-DD DCO is as descripted as following table. **Table 14:** Part number of product | Part Number | Description | |------------------|---------------------------------------------------------------------------------------| | DO-QDS400SZPTA00 | Single rate 400Gb/s, single channel tunable coherent QSFP-DD OpenZR+ with oFEC, 0~70C | ## **References** - [1]. QSFP-DD MSA QSFP-DD-Hardware Specification, Rev 5.0, July 9, 2019. - [2]. QSFP-DD MSA Common Management Interface Specification, Revision 4.0, May 8, 2019. - [3]. OIF Implementation Agreement for Coherent CMIS, Rev 01.1, June 10, 2020. - [4]. Open ZR+ MSA Technical Specification, Rev 1.0, Sept 4, 2020. - [5]. OIF Implementation Agreement 400ZR, Rev 1.0, March 10, 2020. - [6]. SFF-8636 Specification for Management Interface for Cabled Environments, Rev 2.7, Jan 26, 2016 - [7]. Common Electrical I/O (CEI) Electrical and Jitter Interoperability agreements for 6G+ bps, 11G+ bps, 25G+ bps I/O and 56G+ bps. OIF-CEI-04.0, Dec 29, 2017 - [8]. IEEE 802.3TM-2018. - [9]. IEEE P802.3ct Standard for Ethernet Amendment: Physical Layers and Management Parameters for 100 Gb/s and 400 Gb/s Operation over DWDM (dense wavelength division multiplexing) systems. E.g. 100GBASE-ZR. - [10].ITU-T Recommendation G.709 (2012) Interfaces for the Optical Transport Network (OTN). - [11].ITU-T G.874 Management aspects of optical transport network elements. - [12].ITU-T G.Sup58 Optical transport network module framer interfaces. - [13].IEC 61754-20LC Fiber optic interconnecting devices and passive components Fibre optic connector interfaces Part 20: Type LC connectors. - [14].IEC 60825-1: Safety of Laser Products Part 1: Equipment classification, requirements and user's guide. - [15].IEC 60825-2: Safety of Laser Products Part 2: Safety of optical fiber communication systems (OFCS). - [16].IEC 60695-2-2, Ed. No. 2.0, Fire hazard testing Part 2: Test Methods Section 2 Needle-flame test. - [17].Telcordia GR-468-CORE, Issue No. 2, Generic Reliability Assurance Requirements for Optoelectronic Devices Used in Telecommunications Equipment. - [18].EN 55032, Electromagnetic compatibility of multimedia equipment Emission requirements. - [19].IEC 61340-5-1, Ed. No. 1.0, Electrostatics Part 5-1: Protection of electronic devices from electrostatic phenomena General requirements. - [20].Telcordia GR-1312-CORE, Generic requirements for Optical Fiber Amplifiers and Proprietary Dense Wavelength Division Multiplexed Systems ## **Abbreviations and Acronyms** ADC: Analog to Digital Converter BER: Bit Error Ratio BOL: Begin of Life C2M: Chip-to-Module Interconnect CAUI: (Chip to) 100 Gb/s Attachment Unit Interface CD: Chromatic Dispersion CFEC: Concatenated FEC DAC: Digital to Analog Converter DGD: Differential group delay DP-QPSK: Dual Polarization Quadrature Phase Shift Keying DP-mQAM: Dual Polarization Quadrature Amplitude Modulation (e.g. m=8, 16) DWDM: Dense Wavelength Division Multiplexing EOL: End of Life ESD: Electro-Static Discharge EMI: Electro-Magnetic Interference FEC: Forward Error Correction FLEXE: Flexible Ethernet FLEXO: Flexible Optical Transport Network LSB: Least Significant Bit MSB: Most Significant Bit NRZ: Non-Return to Zero NVR: Nonvolatile Register oFEC: Open FEC OpenZR+: FlexO/ZR-like frame structure with Open FEC encoding PMD: Polarization mode dispersion Q: Quadrature phase component RIN: Relative Intensity Noise ROADM: Reconfigurable Optical Add Drop Multiplexer SMSR: Side Mode Suppression Ratio SOP: State of polarization SOPMD: Second Order Polarization Mode Dispersion TBD: To be defined or to be determined VR: Volatile Register